Appleposted 24 days ago
Cupertino, CA

About the position

Do you love crafting sophisticated solutions to highly complex challenges? As part of our Hardware Technologies group, you’ll help design our next-generation, high-performance, power-efficient system-on-chips (SoCs). You will ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions! Joining this group means you’ll be responsible for crafting and building the technology that fuels Apple’s devices. Together, we will enable our customers to do all the things they love with their devices! In this highly transparent role, you will be at the center of the Pixel IP design effort to assemble and display breathtaking images and video. You will collaborate with all teams, making a critical impact getting functional products to millions of customers quickly.

Responsibilities

  • Be responsible for the integration of large pixel-processing subsystems using SystemVerilog.
  • Connect to high-performance on-chip networks using virtual memory addressing.
  • Add Design-For-Test (DFT) logic, and manage clocks, resets, and power domains.
  • Write detailed micro-architectural specifications.
  • Perform front-end implementation, including logic synthesis, clock & reset domain-crossing checks, static timing analysis, power analysis, logic equivalence checking.
  • Work with Physical Design teams for physical floorplanning and timing closure.
  • Collaborate with multi-functional teams to explore solutions that improve performance while minimizing power and area.
  • Work closely with design verification and formal verification teams to debug and verify functionality and performance.

Requirements

  • BS and a minimum of 10 years relevant industry experience.

Nice-to-haves

  • Experience in IP/SoC front-end ASIC RTL digital logic design using Verilog and System Verilog.
  • Extensive shown experience in ASIC implementation, especially logic synthesis, static timing analysis, logic equivalence checking, and working with physical design teams for floorplanning and timing closure.
  • Deep experience with system design methodologies that contain multiple clock domains.
  • Practiced in low-power design issues, tools, and methodologies including UPF power intent specification.
  • Familiarity with common on-chip bus protocols such as AMBA (AXI, AHB, APB).
  • Industry exposure to and knowledge of ASIC/FPGA design methodology including familiarity with relevant scripting languages (Python, Perl, TCL).
  • Tight-knit collaboration skills with excellent written and verbal communication skills.
  • Extensive experience working multi-functionally with integration, design, and verification teams to specify, design, and debug digital systems.

Job Keywords

Hard Skills
  • Perl
  • Python
  • SystemVerilog
  • Tcl
  • Verilog
  • 46KsI0i 19D7BoiO8m6FRK vDa8rGT
  • 7Mxh 4PWFRO Jju26zR
  • cpGdBMPu p1PbzSLD
  • D1oOB8UX N0t27Ls
  • dR51vaF R2W6fa8OLp4NP
  • FdTyb8JPiG5w PAUulTWR2Hfb
  • FPHRUCdI BIm4ryQR0jW2ASx
  • GXRFMk3iZ0n LmV3UhTGH
  • i7YFyB j3Q9smEV01
  • IRv3OhsP hfuz1psBWXCL
  • jTxcQ1b PdL1pbAwIHln7
  • kJ4ZihgW DvlRM7
  • kwJs2yjWn bZYXjnw
  • mkfZPMb9E VX1C8uoPKZk
  • NQhnsHr WA58aN0 8odZ1kNU6
  • sHEGR jT5R1Ou
  • skAIaoP gUs ur 7QaUC
  • TuEn84a0x eC7FR6l
  • uKi0Qd ilsXeS3zn
  • VfBGFw ogw2
  • xB6ska lwsqDd7 lWZrKGU9e
Build your resume with AI

A Smarter and Faster Way to Build Your Resume

Go to AI Resume Builder
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service