At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation. You are a seasoned Logic Design Engineer with a passion for cutting-edge technology and a keen eye for detail. You thrive in a dynamic environment and are driven by the challenge of developing high-performance digital designs. With extensive experience in Serdes, or DDR/HBM, or Die to Die PHY logic, you excel at collaborating with cross-functional teams to deliver innovative solutions. Your expertise in PHY IP and SOC RTL design and verification, along with your ability to work independently with minimal oversight, makes you a valuable asset to any project. You possess a strong understanding of the full IP/SOC Design Cycle and have a proven track record of success in designing, developing, and evaluating physical IP such as SERDES, DDR and Die to Die Interconnect. Your excellent communication skills allow you to effectively convey complex technical concepts to both technical and non-technical audiences, and you are always eager to learn and adapt to new technologies and methodologies.
A Smarter and Faster Way to Build Your Resume